<  Retour au portail Polytechnique Montréal

Documents publiés en "2001"

Monter d'un niveau
Pour citer ou exporter [feed] Atom [feed] RSS 1.0 [feed] RSS 2.0
Grouper par: Auteurs ou autrices | Département | Sous-type de document | Aucun groupement
Aller à : B | C | F | G | M | N | T
Nombre de documents: 16

B

Boyer, F.-R., Aboulhamid, E. M., & Savaria, Y. (août 2001). Minimizing sensitivity to clock skew variations using level sensitive latches [Communication écrite]. 15th European Conference on Circuit Theory and Design (ECCTD 2001), Espoo, Finland. Non disponible

Boyer, F.-R., Aboulhamid, E. M., Savaria, Y., & Boyer, M. (2001). Optimal Design of Synchronous Circuits Using Software Pipelining Techniques. ACM Transactions on Design Automation of Electronic Systems, 6(4), 516-532. Lien externe

C

Calbaza, D. E., & Savaria, Y. (2001). Direct Digital Frequency Synthesis of Low-Jitter Clocks. IEEE Journal of Solid-State Circuits, 36(3), 570-572. Lien externe

Cantin, M.-A., Savaria, Y., Prodanos, D., & Lavoie, P. (mai 2001). An automatic word length determination method [Communication écrite]. IEEE International Symposium on Circuits and Systems (ISCAS 2001), Sydney, NSW, Australia. Lien externe

Chabini, N., & Savaria, Y. (janvier 2001). Methods for optimizating register placement in synchronous circuits derived using software pipelining techniques [Communication écrite]. 14th International Symposium on System Synthesis (ISSS 2001), Montréal, Québec. Lien externe

Chabini, N., Aboulhamid, E. M., & Savaria, Y. (janvier 2001). Fast method for determining an efficient bound on the optimal solution of the cost-to-time ratio problem [Communication écrite]. 5th World Multiconference on Systemics, Cybernetics and Informatics (SCI 2001) and 7th International Conference in Information Systems Analysis and Synthesis (ISAS 2001), Orlando, Floride. Non disponible

Chabini, N., Aboulhamid, E. M., & Savaria, Y. (janvier 2001). Minimizing registe requirements for synchronous circuits derived using software pipelining techniques [Communication écrite]. 13th International Conference on Microelectronics (ICM 2001), Rabat, Maroc. Lien externe

Chabini, N., Aboulhamid, E. M., & Savaria, Y. (avril 2001). Reducing register and phase requirements for synchronous circuits derived using software pipelining techniques [Communication écrite]. IEEE Computer Society Workshop on VLSI (WVLSI 2001), Orlando, FL, United states. Lien externe

Chabini, N., Aboulhamid, M., & Savaria, Y. (janvier 2001). Determining schedules for reducing power consuption using mulyiple supply voltages [Communication écrite]. International Conference on Computer Design (ICCD 2001), Austin, Texas. Lien externe

Chabini, N., Aboulhamid, M., & Savaria, Y. (janvier 2001). Efficient methods for reducing register and phase requirements for synchronous circuits derived using software pipeling techniques [Communication écrite]. European Conference on Circuit Theory and Design, Espoo, Finland. Non disponible

F

Fouzar, Y., Savaria, Y., & Sawan, M. (mai 2001). A new controlled gain phase-locked loop technique [Communication écrite]. IEEE International Symposium on Circuits and Systems (ISCAS 2001), Sydney, NSW, Australia. Lien externe

G

Gagnon, Y., Meunier, M., & Savaria, Y. (2001). Method and apparatus for iteratively, selectively tuning the impedance of integrated semiconductor devices using a focussed heating source. (Brevet no US6329272). Lien externe

M

Meunier, M., Gagnon, Y., Savaria, Y., Lacourse, A., & Cadotte, M. A novel laser trimming technique for microelectronics [Communication écrite]. 6th Conference on Laser Applications in Microelectronic and Optoelectronic Manufacturing (LAMOM 2001). Lien externe

Monte, G., Antaki, B., Patenaude, S., Savaria, Y., Thibeault, C., & Trouborst, P. (avril 2001). Tools for the characterization of bipolar CML testability [Communication écrite]. 19th IEEE VLSI Test Symposium (VTS 2001), Marina Del Rey, CA, USA. Lien externe

N

Nekili, M., Savaria, Y., & Bois, G. (mai 2001). Minimizing process-induced skew using elay tuning [Communication écrite]. IEEE International Symposium on Circuits and Systems (ISCAS 2001), Sydney, Australie. Lien externe

T

Thériault, L., Audet, D., & Savaria, Y. (mai 2001). Performance estimators for hardware/software co-design [Communication écrite]. IEEE International Symposium on Circuits and Systems (ISCAS 2001), Sydney, Australie. Lien externe

Liste produite: Mon May 6 02:32:31 2024 EDT.